

# 3V 4M-BIT SERIAL NOR FLASH WITH DUAL SPI



# **Contents**

| FEATURES                                                    |      |
|-------------------------------------------------------------|------|
| GENERAL DESCRIPTION                                         | 2    |
| 1. ORDERING INFORMATION                                     |      |
| 2. BLOCK DIAGRAM                                            |      |
| 3. CONNECTION DIAGRAMS                                      |      |
| 4. SIGNAL DESCRIPTIONS                                      |      |
| 4.1. Serial Data Input / Output (DIO)                       |      |
| 4.2. Serial Data Output (DO)                                |      |
| 4.3. Serial Clock (CLK)                                     |      |
| 4.4. Chip Select (CS#)                                      |      |
| 4.5. Write Protect (WP#)                                    |      |
| 5. MEMORY ORGANIZATIONS                                     |      |
| 5.1. The memory is organized as:                            |      |
| 6. FUNCTION DESCRIPTION                                     |      |
| 6.1. SPI Modes                                              |      |
| 6.2. Dual Output SPI                                        |      |
| 6.3. Status Register                                        |      |
| 6.4. Write Protection                                       |      |
| 6.5. Page Programming.                                      |      |
| 6.6. Sector Erase, Block Erase and Chip Erase               |      |
| 6.7. Polling During a Write, Program or Erase Cycle         |      |
| 6.8. Active Power, Stand-by Power and Deep Power-Down Modes |      |
| 7. INSTRUCTIONS                                             |      |
| 7.1. Write Enable (06h)                                     |      |
| 7.2. Write Disable (04h)                                    |      |
| 7.3. Read Status Register (05h)                             |      |
| 7.4. Write Status Register (01h)                            |      |
| 7.5. Read Data (Read) (03h)                                 |      |
| 7.6. Fast Read (0Bh)                                        |      |
| 7.7. Fast Read Dual Output (3Bh)                            |      |
| 7.7. Page Program (PP) (02h)                                |      |
| 7.8. Sector Erase (SE) (20h)                                |      |
| 7.9. Block Erase (BE) (D8h) and Half Block Erase (52h)      | 20   |
| 7.10. Chip Erase (CE) (C7h or 60h)                          | 20   |
| 7.11. Deep Power-down (DP) (B9h)                            |      |
| 7.12. Release Power-down / Device ID (ABh)                  |      |
| 7.13. Read Manufacturer / Device ID (90h)                   |      |
| 7.13. Read Identification (RDID) (9Fh)                      |      |
| 8. ELECTRICAL CHARACTERISTIC                                |      |
| 8.1. Absolute Maximum Ratings                               |      |
| 8.2. Recommended Operating Ranges:                          |      |
| 8.3. DC Characteristics                                     |      |
| 8.4. AC Measurement Conditions.                             |      |
| 8.5. AC Electrical Characteristics                          | _    |
| 9. PACKAGE MECHANICAL                                       | . 28 |
| 9 <mark>.1. 8-Pi</mark> n SOIC 150-mil                      | . 28 |
| 9. <mark>2. 8-</mark> Pin SOIC 208-mil                      |      |
| 9.3. 8-Contact WSON (6x5mm)                                 |      |
| 9.4. 8-Contact DFN (2x3mm)                                  |      |
| 9.5. 8-Pin PDIP 300-mil                                     |      |
| 9.6. FAB024 24-Ball BGA                                     |      |
| 9.7. FAC024 24-Ball BGA Package                             |      |
| REVISION LIST                                               | . 32 |

2



# **FEATURES**

### ■ Single power supply operation

- Full voltage range: 2.7-3.6 volt

#### ■ 4 Mbit Serial Flash

- 4 M-bit/512 K-byte/2048 pages
- 256 bytes per programmable page
- Uniform 4K-byte Sectors/64K-byte Blocks

#### ■ Standard and Dual

- Standard SPI: CLK, CS#, DI, DO, WP#
- Dual SPI: CLK, CS#, DIO, DO, WP#
- Fast Read Dual Output instruction
- Auto-increment Read capability

#### ■ Temperature Ranges

- Industrial (-40°C to +85°C)
- Extended (-20°C to +85°C)

#### ■ Low power consumption

- 9 mA typical active current
- 2 uA typical power down current

#### ■ Flexible Architecture with 4KB sectors

- Sector Erase (4K-bytes)
- Block Erase (64K-bytes)
- Page Program up to 256 bytes
- More than 100K erase/write cycles
- More than 20-year data retention

#### ■ Software and Hardware Write Protection

- Write Protect all or portion of memory via software
- Enable/Disable protection with WP# pin

#### ■ High performance program/erase speed

- Page program time: 0.5ms typical
- Sector erase time: 40ms typical
- Block erase time: 250ms typical
- Chip erase time: 3 Seconds typical

# Package Options

- 8-pin SOIC 150/208-mil
- 8-pad WSON 6x5-mm
- 8-pad DFN 2x3-mm
- 8-pin PDIP 300-mil
- All Pb-free packages are RoHS compliant

# **GENERAL DESCRIPTION**

The ZB25D40 of non-volatile flash memory devices supports the standard Serial Peripheral Interface (SPI). Traditional SPI single bit serial input and output (Single I/O or SIO) is supported as well as optional two bit (Dual I/O or DIO). This multiple width interface is called SPI Multi-I/O or MIO.

The SPI protocols use only 4 signals:

- ◆ Chip Select (CS#)
- ◆ Serial Clock (CLK)
- Serial Data
  - 100 (DIO)
  - IO1 (DO)

The DIO protocol uses Serial Input (DI) and Serial Output (DO) for data transfer. The DIO protocols use IO0 and IO1 to input or output two bits of data in each clock cycle.

The Write Protect (WP#) input signal option allows hardware control over data protection. Software controlled commands can also manage data protection.

The SPI clock frequencies of up to 100MHz are supported allowing equivalent clock rates of 100MHz for Dual Output. The memory can be programmed 1 to 256 bytes at a time, using the Page Program instruction.



#### The ZB25D40:

- ◆The ZB25D40 also offers a sophisticated method for protecting individual blocks against erroneous or malicious program and erase operations. By providing the ability to individually protect and unprotect blocks, a system can unprotect a specific block to modify its contents while keeping the remaining blocks of the memory array securely protected. This is useful in applications where program code is patched or updated on a subroutine or module basis, or in applications where data storage segments need to be modified without running the risk of errant modifications to the program code segments.
- ♦ The ZB25D40 is designed to allow either single Sector/Block at a time or full chip erase operation. The ZB25D40 can be configured to protect part of the memory as the software protected mode. The device can sustain a minimum of 100K program/erase cycles on each sector or block.

The ZB25D40 provides an ideal storage solution for systems with limited space, signal connections, and power. These memories' flexibility and performance is better than ordinary serial flash devices. They are ideal for code shadowing to RAM, executing code directly (XIP), and storing reprogrammable data.



# 1. ORDERING INFORMATION

The ordering part number is formed by a valid combination of the following:



Figure 1 Ordering Information



# 2. BLOCK DIAGRAM





# 3. CONNECTION DIAGRAMS



Figure 3.1 8-pin SOP (150/208mil)/ PDIP (300mil)



Figure 3.2 8-Contact 6 x 5 mm WSON



# 4. SIGNAL DESCRIPTIONS

# 4.1. Serial Data Input/Output (DIO)

The SPI Serial Data Input/Output (DIO) pin provides a means for instructions, addresses and data to be serially written to (shifted into) the device. Data is latched on the rising edge of the Serial Clock (CLK) input pin. The DIO pin is also used as an output pin when the Fast Read Dual Output instruction is executed.

#### 4.2. Serial Data Output (DO)

The SPI Serial Data Output (DO) pin provides a means for data and status to be serially read from (shifted out of) the device. Data is shifted out on the falling edge of the Serial Clock (CLK) input pin.

#### 4.3. Serial Clock (CLK)

The SPI Serial Clock Input (CLK) pin provides the timing for serial input and output operations. ("See SPI Mode")

#### 4.4. Chip Select (CS#)

The SPI Chip Select (CS#) pin enables and disables device operation. When CS# is high the device is deselected and the Serial Data Output pins are at high impedance.

When deselected, the devices power consumption will be at standby levels unless an internal erase, program or status register cycle is in progress. When CS# is brought low the device will be selected, power consumption will increase to active levels and instructions can be written to and data read from the device. After power-up, CS# must transition from high to low before a new instruction will be accepted.

### 4.5. Write Protect (WP#)

Write Protect in single bit or Dual data commands. The Write Protect (WP#) pin can be used to prevent the Status Register from being written. Used in conjunction with the Status Register's Block Protect (BP0, BP1and BP2, BP3) bits and Status Register Protect (SRP) bits, a portion or the entire memory array can be hardware protected.

Table 4.1 Pin Descriptions

| Symbol          | Pin Name                       |
|-----------------|--------------------------------|
| CLK             | Serial Clock Input             |
| DIO             | Serial Data Input / Output (1) |
| DO              | Serial Data Output             |
| CS#             | Chip Enable                    |
| WP#             | Write Protect                  |
| V <sub>cc</sub> | Supply Voltage (2.7-3.6V)      |
| GND             | Ground                         |

#### Notes

(1) DIO output is used for Dual instructions.



# 5. MEMORY ORGANIZATIONS

# 5.1. The memory is organized as:

- 524,288bytes
- Uniform Sector Architecture 8 blocks of 64-Kbyte
- 128 sectors of 4-Kbyte
- 2048 pages (256 bytes each)

Each page can be individually programmed (bits are programmed from 1 to 0). The device is Sector, Block or Chip Erasable but not Page Erasable.

Table 5<sup>(1)</sup> Memory Organization

| Block | Sector | Addres                 | s range |
|-------|--------|------------------------|---------|
|       | 127    | 07F000H                | 07FFFFH |
| 7     |        |                        |         |
|       | 112    | 070000H                | 070FFFH |
|       | 111    | 0 <mark>6F</mark> 000H | 06FFFFH |
| 6     |        |                        |         |
|       | 96     | 060000H                | 060FFFH |
|       |        |                        |         |
|       |        |                        |         |
|       |        |                        |         |
|       |        |                        |         |
|       |        |                        |         |
|       |        |                        |         |
|       | 47     | 02F000H                | 02FFFFH |
| 2     |        |                        |         |
|       | 32     | 020000H                | 020FFFH |
|       | 31     | 01F000H                | 01FFFFH |
| 1     |        |                        |         |
|       | 16     | 010000H                | 010FFFH |
|       | 15     | 00F000H                | 00FFFFH |
| 0     |        |                        |         |
|       | 0      | 000000H                | 000FFFH |

# Notes:

(1) These are condensed tables that use a couple of sectors as references. There are address ranges that are not explicitly listed. All 4-kB sectors have the pattern XXX000h-XXXFFFh.



#### 6. FUNCTION DESCRIPTION

#### 6.1. SPI Modes

The ZB25D40 can be driven by an embedded microcontroller (bus master) in either of the two following clocking modes.

- ◆Mode 0 with Clock Polarity (CPOL) = 0 and, Clock Phase (CPHA) = 0
- ◆Mode 3 with CPOL = 1 and, CPHA = 1

For these two modes, input data into the device is always latched in on the rising edge of the CLK signal and the output data is always available from the falling edge of the CLK clock signal.

The difference between the two modes is the clock polarity when the bus master is in standby mode and not transferring any data.

- ◆CLK will stay at logic low state with CPOL = 0, CPHA = 0
- ◆ CLK will stay at logic high state with CPOL = 1, CPHA = 1



Timing diagrams throughout the remainder of the document are generally shown as both mode 0 and 3 by showing CLK as both high and low at the fall of CS#. In some cases a timing diagram may show only mode 0 with CLK low at the fall of CS#. In such a case, mode 3 timing simply means clock is high at the fall of CS# so no CLK rising edge set up or hold time to the falling edge of CS# is needed for mode 3.

CLK cycles are measured (counted) from one falling edge of CLK to the next falling edge of CLK. In mode 0 the beginning of the first CLK cycle in a command is measured from the falling edge of CS# to the first falling edge of CLK because CLK is already low at the beginning of a command.

#### 6.2. Dual Output SPI

The ZB25D40 supports Dual Output Operation when using the "Fast Read with Dual Output" (3B hex) instruction. This feature allows data to be transferred from the Serial Flash at twice the rate possible with the standard SPI. This instruction is ideal for quickly downloading code from Flash to RAM upon Power-up (Code-shadowing) or for applications that cache code-segments to RAM for execution. The Dual Output feature simply allows the SPI input pin to also serve as an output during this instruction. All other operations use the standard SPI interface with single signal.



#### 6.3. Status Register

Status Register can be used to provide status on the availability of the flash memory array, if the device is write enabled or disabled, the state of write protection, setting, Status Register lock status. The Status Register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions.

Table 6.1<sup>(1)</sup> Status Register Bit Locations

| _ |     |          |          |     |     |     |     |      |
|---|-----|----------|----------|-----|-----|-----|-----|------|
|   | R7  | R6       | R5       | R4  | R3  | R2  | R1  | R0   |
|   | SRP | Reserved | Reserved | BP2 | BP1 | BP0 | WEL | BUSY |

#### Notes:

(1) Please contact sales for more information.

- ◆ BUSY is a read only bit in the status register (R0) that is set to a 1 state when the device is executing a Page Program, Sector Erase, Block Erase, Chip Erase or Write Status Register instruction. During this time the device will ignore further instructions except for the Read Status Register instruction (see tw, tpp, tse, tbe, and tce in AC Characteristics). When the program, erase or write status register instruction has completed, the BUSY bit will be cleared to a 0 state indicating the device is ready for further instructions.
- ◆ Write Enable Latch (WEL) is a read only bit in the status register (R1) that is set to a 1 after executing a Write Enable Instruction. The WEL status bit is cleared to a 0 when the device is write disabled. A write disable state occurs upon power-up or after any of the following instructions: Write Disable, Page Program, Sector Erase, Block Erase, Chip Erase and Write Status Register.
- ◆ Block Protect Bits (BP2, BP1, BP0) are non-volatile read/write bits in the status register (R4, R3 and R2) that provide Write Protection control and status. Block Protect bits can be set using the Write Status Register Instruction (see tw in AC characteristics). All, none or a portion of the memory array can be protected from Program and Erase instructions (see Status Register Memory Protection table). The factory default setting for the Block Protection Bits is 0, none of the array protected. The Block Protect bits cannot be written, if the Status Register Protect (SRP) bit is set to 1 and the Write Protect (WP#) pin is low.
- ◆ The Status Register Protect (SRP) bit is a non-volatile read/write bit in status register (R7) that can be used in conjunction with the Write Protect (WP#) pin to disable writes to status register. When the SRP bit is set to a 0 state (factory default) the (WP#) pin has no control over status register. When the SRP pin is set to a 1, the non-volatile bits of the Status Register(SRP, BP2, BP1, BP0) become read-only bits and the Write Status Register (WRSR) instruction is not execution while the (WP#) pin is low. When the (WP#) pin is high the Write Status Register instruction is allowed.

#### 6.4. Write Protection

Applications that use non-volatile memory must take into consideration the possibility of noise and other adverse system conditions that may compromise data integrity. To address this concern the ZB25D40 provide the following data protection mechanisms:

- ◆ Device resets when V<sub>CC</sub> is below threshold
- ◆ Time delay write disable after Power-Up
- ♦ Write enable / disable commands and automatic write disable after erase or program
- ◆ Command length protection
  - All commands that Write, Program or Erase must complete on a byte boundary (CS# driven high after a full 8 bits have been clocked) otherwise the command will be ignored.



- ◆ Software and Hardware write protection using Status Register control
  - WP# input protection
  - Lock Down write protection until next power-up or Software Reset
  - One-Time Program (OTP) write protection
- ◆ Write Protection using the Deep Power-Down command

Upon power-up or at power-down, the ZB25D40 will maintain a reset condition while VCC is below the threshold value of VWI, (see Figure 8.1). While reset, all operations are disabled and no commands are recognized. During power-up and after the Vcc voltage exceeds VWI, all program and erase related commands are further disabled for a time delay of tpuw. This includes the Write Enable, Page Program, Sector Erase, Block Erase, Chip Erase and the Write Status Registers commands. Note that the chip select pin (CS#) must track the Vcc supply level at power-up until the Vcc-min level and tvsL time delay is reached. If needed a pull-up resistor on CS# can be used to accomplish this.

After power-up the device is automatically placed in a write-disabled state with the Status Register Write Enable Latch (WEL) set to a 0. A Write Enable command must be issued before a Page Program, Sector Erase, Block Erase, Chip Erase or Write Status Registers command will be accepted. After completing a program, erase or write command the Write Enable Latch (WEL) is automatically cleared to a write-disabled state of 0.

Software controlled main flash array write protection is facilitated using the Write Status Registers command to write the Status Register Protect (SRP) and Block Protect (BP3, BP2, BP1 and BP0) bits.

The BP method allows a portion as small as 4-kB sector or the entire memory array to be configured as read only. Used in conjunction with the Write Protect (WP#) pin, changes to the Status Register can be enabled or disabled under hardware control. See the Table 6.1. for further information.

Additionally, the Deep Power-Down (DPD) command offers an alternative means of data protection as all commands are ignored during the DPD state, except for the Release from Deep-Power-Down (RES ABh) command. Thus, preventing any program or erase during the DPD state.



Table 6.2 Protected Area Sizes Block Organization mode 1

|     | Status Bit |     | ZB25D40(4Mb) Block Protection |  |  |
|-----|------------|-----|-------------------------------|--|--|
| BP2 | BP1        | BP0 | Protect Level                 |  |  |
| 0   | 0          | 0   | 0(none)                       |  |  |
| 0   | 0          | 1   | 1(1 block, block 7th)         |  |  |
| 0   | 1          | 0   | 2(2 blocks, block 6th-7th)    |  |  |
| 0   | 1          | 1   | 3(4 blocks, block 4th-7th)    |  |  |
| 1   | 0          | 0   | 4(8 blocks, all)              |  |  |
| 1   | 0          | 1   | 5(8 blocks, all)              |  |  |
| 1   | 1          | 0   | 6(8 blocks, all)              |  |  |
| 1   | 1          | 1   | 7(8 blocks, all)              |  |  |

Table 6.3 Protected Area Sizes Block Organization mode 2

|     | Status Bit |     | 7P35D40(4M) Protect Placks     |  |  |  |  |
|-----|------------|-----|--------------------------------|--|--|--|--|
| BP2 | BP1        | BP0 | ZB25D40(4M) Protect Blocks     |  |  |  |  |
| 0   | 0          | 0   | 1(none)                        |  |  |  |  |
| 0   | 0          | 1   | 2(126sectors,sector 0th~125th) |  |  |  |  |
| 0   | 1          | 0   | 3(124sectors,sector 0th~123th) |  |  |  |  |
| 0   | 1          | 1   | 4(120sectors,sector 0th~119th) |  |  |  |  |
| 1   | 0          | 0   | 5(112sectors,sector 0th~111th) |  |  |  |  |
| 1   | 0          | 1   | 6(96sectors,sector 0th~95th)   |  |  |  |  |
| 1   | 1          | 0   | 7(64sectors, sector 0th~63th)  |  |  |  |  |
| 1   | 1          | 1   | 10(128sectors,all)             |  |  |  |  |

- We provide two protect modes that you can choose, if you want to select one of these modes, please contact sales.
   According to the ordering information (page4 in datasheet), it is able to confirm the protection mode.
   Default protect mode is mode 1(refer to table 6.2).



(4)

#### 6.5. Page Programming

To program one data byte, two instructions are required: Write Enable (WREN), which is one byte, and a Page Program (PP) sequence, which consists of four bytes plus data. This is followed by the internal Program cycle (of duration t<sub>PP</sub>). To spread this overhead, the Page Program (PP) instruction allows up to 256 bytes to be programmed at a time (changing bits from 1 to 0), provided that they lie in consecutive addresses on the same page of memory.

# 6.6. Sector Erase, Block Erase and Chip Erase

The Page Program (PP) instruction allows bits to be reset from 1 to 0. Before this can be applied, the bytes of memory need to have been erased to all 1s (FFh). This can be achieved a sector at a time, using the Sector Erase (SE) instruction, a block at a time using the Block Erase (BE) instruction or throughout the entire memory, using the Chip Erase (CE) instruction. This starts an internal Erase cycle (of duration tset tbe or tce). The Erase instruction must be preceded by a Write Enable (WREN) instruction.

#### 6.7. Polling During a Write, Program or Erase Cycle

A further improvement in the time to Write Status Register (WRSR), Program (PP) or Erase (SE, BE or CE) can be achieved by not waiting for the worst case delay (tw, tpp, tse, tse or tce). The Write In Progress (WIP) bit is provided in the Status Register so that the application program can monitor its value, polling it to establish when the previous Write cycle, Program cycle or Erase cycle is complete.

#### 6.8. Active Power, Stand-by Power and Deep Power-Down Modes

When Chip Select (CS#) is Low, the device is enabled, and in the Active Power mode. When Chip Select (CS#) is High, the device is disabled, but could remain in the Active Power mode until all internal cycles have completed (Program, Erase, Write Status Register). The device then goes into the Standby Power mode. The device consumption drops to ICC1.

The Deep Power-down mode is entered when the specific instruction (the Enter Deep Power-down Mode (DP) instruction) is executed. The device consumption drops further to ICC2. The device remains in this mode until another specific instruction (the Release from Deep Power-down Mode and Read Device ID (RDI) instruction) is executed.

All other instructions are ignored while the device is in the Deep Power-down mode. This can be used as an extra software protection mechanism, when the device is not in active use, to protect the device from inadvertent Write, Program or Erase instructions.



# 7. INSTRUCTIONS

The instruction set of the ZB25D40 consists of fifteen basic instructions that are fully controlled through the SPI bus. Instructions are initiated with the falling edge of Chip Select (CS#). The first byte of data clocked into the DIO input provides the instruction code. Data on the DIO input is sampled on the rising edge of clock with most significant bit (MSB) first.

Instructions vary in length from a single byte to several bytes and may be followed by address bytes, data bytes, dummy bytes (don't care), and in some cases, a combination. Instructions are completed with the rising edge of edge CS#. Clock relative timing diagrams for each instruction are included in figures 7.1 through 7.5. All read instructions can be completed after any clocked bit. However, all instructions that Write, Program or Erase must complete on a byte boundary (CS driven high after a full 8-bits have been clocked) otherwise the instruction will be terminated. This feature further protects the device from inadvertent writes. Additionally, while the memory is being programmed or erased, or when the Status Register is being written, all instructions except for Read Status Register will be ignored until the program or erase cycle has completed.





Table 7.1<sup>(1)</sup> Instruction Set

| INSTRUCTION NAME                          | BYTE1<br>(CODE) | BYTE2                                  | BYTE3                     | BYTE4                 | BYTE5                    | BYTE6                                   | N-BYTES                                   |
|-------------------------------------------|-----------------|----------------------------------------|---------------------------|-----------------------|--------------------------|-----------------------------------------|-------------------------------------------|
| Write Enable                              | 06h             |                                        |                           |                       | l                        |                                         |                                           |
| write Disable                             | 04h             |                                        |                           |                       |                          |                                         |                                           |
| Read Status<br>Register                   | 05h             | (S7-S0) <sup>(2)</sup>                 |                           |                       |                          |                                         |                                           |
| Write Status<br>Register                  | 01h             | (S7-S0) <sup>(2)</sup>                 |                           |                       |                          |                                         |                                           |
| Read Data                                 | 03h             | A23-A16                                | A15-A8                    | A7-A0                 | (D7-D0)                  | (Next byte)                             | continuous                                |
| Fast Read                                 | 0Bh             | A23-A16                                | A15-A8                    | A7-A0                 | dummy                    | (D7-D0)                                 | (Next byte) continuous                    |
| Fast Read Dual<br>Output                  | 3Bh             | A23-A16                                | A15-A8                    | A7-A0                 | dummy                    | DIO= (D6,D4,D2,D0)<br>DO= (D7,D5,D3,D1) | (One byte per<br>4 clocks,<br>continuous) |
| Page Program                              | 02h             | A23-A16                                | A15-A8                    | A7-A0                 | (D7-D0)                  | (Next byte)                             | Up to 256 bytes                           |
| Block<br>Erase(64KB)                      | D8h             | A23-A16                                | A15-A8                    | A7-A0                 |                          |                                         |                                           |
| Half Block<br>Erase(32KB)                 | 52h             | A23-A16                                | A15-A8                    | A7-A0                 |                          |                                         |                                           |
| Sector<br>Erase(4KB)                      | 20h             | A23-A16                                | A15-A8                    | A7-A0                 |                          |                                         |                                           |
| Chip Erase                                | C7h/60h         |                                        |                           |                       |                          |                                         |                                           |
| Power-down                                | B9h             |                                        |                           |                       |                          |                                         |                                           |
| Release<br>Power-down<br>/Device ID       | ABh             | dummy                                  | dummy                     | dummy                 | (ID7-ID0) <sup>(4)</sup> |                                         |                                           |
| Manufacturer<br>/Device ID <sup>(3)</sup> | 90h             | dummy                                  | dummy                     | 00h                   | (M7-M0)                  | (ID7-ID0)                               |                                           |
| JEDEC ID                                  | 9Fh             | (M7-M0)<br>Manuf <mark>ac</mark> turer | (ID15-ID8)<br>Memory Type | (ID7-ID0)<br>Capacity |                          |                                         |                                           |

# Notes:

- (1) Data bytes are shifted with Most Significant Bit first. Byte fields with data in parenthesis "()" indicate data being read from the device on the DO pin.

  (2) The Status Register contents will repeat continuously until CS# terminates the instruction.

  (3) See Manufacturer and Device Identification table for Device ID information.

  (4) The Device ID will repeat continuously until CS# terminates the instruction.

Table 7.2<sup>(1)</sup> Manufacturer and Device Identification

|   | OP Code | (M7-M0) | (ID15-ID0) | (ID7-ID0) |  |  |  |  |  |  |
|---|---------|---------|------------|-----------|--|--|--|--|--|--|
| 1 | ABh     | -       | -          | 12h       |  |  |  |  |  |  |
|   | 90h     | 5E      | -          | 12h       |  |  |  |  |  |  |
|   | 9Fh     | 5E      | 40h        | 13h       |  |  |  |  |  |  |

(1) Please contact sales for more information



#### 7.1. Write Enable (06h)

The Write Enable instruction (Figure 7.1) sets the Write Enable Latch (WEL) bit in the Status Register to a 1. The WEL bit must be set prior to every Page Program, Sector Erase, Block Erase, Chip Erase and Write Status Register instruction. The Write Enable instruction is entered by driving CS# low, shifting the instruction code "06h" into the Data Input (DI) pin on the rising edge of CLK, and then driving CS# high.



Figure 7.1 Write Enable Instruction Sequence Diagram

#### 7.2. Write Disable (04h)

The Write Disable instruction (Figure 7.2) resets the Write Enable Latch (WEL) bit in the Status Register to a 0. The Write Disable instruction is entered by driving CS# low, shifting the instruction code "04h" into the DIO pin and then driving CS# high. Note that the WEL bit is automatically reset after Power-up and upon completion of the Write Status Register, Page Program, Sector Erase, Block Erase and Chip Erase instructions.



Figure 7.2 Write Disable Instruction Sequence Diagram

#### 7.3. Read Status Register (05h)

The Read Status Register instruction allows the 8-bit Status Register to be read. The instruction is entered by driving CS# low and shifting the instruction code "05h" into the DIO pin on the rising edge of CLK. The status register bits are then shifted out on the DO pin at the falling edge of CLK with most significant bit (MSB) first as shown in figure 7.3. The Status Register bits are shown in table 6.1.

The Read Status Register instruction may be used at any time, even while a Program, Erase or Write Status Register cycle is in progress. This allows the BUSY status bit to be checked to determine when the cycle is complete and if the device can accept another instruction. Status Registers can be read continuously as each repeated data output delivers the updated current value of each status register. The instruction is completed by driving CS# high.



Figure 7.3 Read Status Register Instruction Sequence Diagram



#### 7.4. Write Status Register (01h)

The Write Status Register instruction allows the Status Register to be written. A Write Enable instruction must previously have been executed for the device to accept the Write Status Register Instruction (Status Register bit WEL must equal 1). Once write enabled, the instruction is entered by driving CS# low, sending the instruction code "01h", and then writing the status register data byte as illustrated in figure 7.4. The Status Register bits are shown in table 6.1 and described earlier in this datasheet.

Only non-volatile Status Register bits SRP, BP3, BP2, BP1 and BP0 (bits 7, 5, 4, 3 and 2) can be written to. All other Status Register bit locations are read-only and will not be affected by the Write Status Register instruction.

During non-volatile Status Register write operation (06h combined with 01h), the CS# pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the Write Status Register instruction will not be executed. After CS# is driven high, the self- timed Write Status Register cycle will commence for a time duration of tw (See AC Characteristics). While the Write Status Register cycle is in progress, the Read Status Register instruction may still accessed to check the status of the BUSY bit. The BUSY bit is a 1 during the Write Status Register cycle and a 0 when the cycle is finished and ready to accept other instructions again. After the Write Register cycle has finished the Write Enable Latch (WEL) bit in the Status Register will be cleared to 0.

During volatile Status Register write operation (50h combined with 01h), after CS# is driven high at the end of the Write Status Registers command, the Status Register bits will be updated to the new values within the time period of tshsl (see the AC Electrical Characteristics). BUSY bit will remain 0 during the Status Register bit refresh period.

The Write Status Register instruction allows the Block Protect bits (BP3, BP2, BP1 and BP0) to be set for protecting all, a portion, or none of the memory from erase and program instructions. Protected areas become read-only (see Status Register Memory Protection table). The Write Status Register instruction also allows the Status Register Protect bit (SRP) to be set. This bit is used in conjunction with the Write Protect WP# pin to disable writes to the status register. When the SRP bit is set to a 0 state (factory default) the WP# pin has no control over the status register. When the SRP pin is set to a 1, the Write Status Register instruction is locked out while the WP# pin is low. When the WP# pin is high the Write Status Register instruction is allowed.



Figure 7.4 Write Status Register Instruction Sequence Diagram

# 7.5. Read Data (Read) (03h)

The Read Data instruction allows one more data bytes to be sequentially read from the memory. The instruction is initiated by driving the CS# pin low and then shifting the instruction code "03h" followed by a 24-bit address (A23-A0) into the DIO pin. The code and address bits are latched on the rising edge of the CLK pin. After the address is received, the data byte of the addressed memory location will be shifted out on the DO pin at the falling edge of CLK with most significant bit (MSB) first. The address is automatically incremented to the next higher address after each byte of data is shifted out allowing for a continuous stream of data. This means that the entire memory can be accessed with a single instruction as long as the clock continues. The instruction is completed by driving CS# high.

The Read Data instruction sequence is shown in figure 7.5. If a Read Data instruction is issued while an Erase, Program or Write cycle is in process (BUSY=1) the instruction is ignored and will not have any effects on the current cycle. The Read Data instruction allows clock rates from D.C. to a maximum of  $f_R$  (see AC Electrical Characteristics).





Figure 7.5 Read Data Instruction Sequence Diagram

#### 7.6. Fast Read (0Bh)

The Fast Read instruction is similar to the Read Data instruction except that it can operate at the highest possible frequency of  $F_R$  (see AC Electrical Characteristics). This is accomplished by adding eight "dummy" clocks after the 24-bit address as shown in figure 7.6. The dummy clocks allow the devices internal circuits additional time for setting up the initial address. During the dummy clocks the data value on the DIO pin is a "don't care".



Figure 7.6 Fast Read Instruction Sequence Diagram

#### 7.7. Fast Read Dual Output (3Bh)

The Fast Read Dual Output (3Bh) instruction is similar to the standard Fast Read (0Bh) instruction except that data is output on two pins, DO and DIO, instead of just DO. This allows data to be transferred from the ZB25D40 at twice the rate of standard SPI devices. The Fast Read Dual Output instruction is ideal for quickly downloading code from Flash to RAM upon power-up or for applications that cache code-segments to RAM for execution.

Similar to the Fast Read instruction, the Fast Read Dual Output instruction can operate at the highest possible frequency of  $F_R$  (see AC Electrical Characteristics). This is accomplished by adding eight "dummy" clocks after the 24-bit address as shown in figure 7.7. The dummy clocks allow the device's internal circuits additional time for setting up the initial address. The input data during the dummy clocks is "don't care". However, the DIO pin should be high-impedance prior to the falling edge of the first data out clock.



Figure 7.7 Fast Read Dual Output Instruction Sequence Diagram

#### 7.7. Page Program (PP) (02h)

The Page Program instruction allows up to 256 bytes of data to be programmed at previously erased to all 1s (FFh) memory locations. A Write Enable instruction must be executed before the device will accept the Page Program Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the CS# pin low then shifting the instruction code "02h" followed by a 24-bit address (A23-A0) and at least one data byte, into the DIO pin. The CS# pin must be held low for the entire length of the instruction while data is being sent to the device. The Page Program instruction sequence is shown in figure 7.7.



If an entire 256 byte page is to be programmed, the last address byte (the 8 least significant address bits) should be set to 0. If the last address byte is not zero, and the number of clocks exceed the remaining page length, the addressing will wrap to the beginning of the page. In some cases, less than 256 bytes (a partial page) can be programmed without having any effect on other bytes within the same page. One condition to perform a partial page program is that the number of clocks can not exceed the remaining page length. If more than 256 bytes are sent to the device the addressing will wrap to the beginning of the page and overwrite previously sent data.

As with the write and erase instructions, the CS# pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the Page Program instruction will not be executed. After CS# is driven high, the self-timed Page Program instruction will commence for a time duration of tpp (See AC Characteristics). While the Page Program cycle is in progress, the Read Status Register instruction may still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the Page Program cycle and becomes a 0 when the cycle is finished and the device is ready to accept other instructions again. After the Page Program cycle has finished the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Page Program instruction will not be executed if the addressed page is protected by the Block Protect (BP3, BP1, and BP0) bits (see Status Register Memory Protection table).



Figure 7.7 Page Program Instruction Sequence Diagram

#### 7.8. Sector Erase (SE) (20h)

The Sector Erase instruction sets all memory within a specified sector (4K-bytes) to the erased state of all 1s (FFh). A Write Enable instruction must be executed before the device will accept the Sector Erase Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the CS# pin low and shifting the instruction code "20h" followed a 24-bit sector address (A23-A0). The Sector Erase instruction sequence is shown in figure 7.8.

The CS# pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the Sector Erase instruction will not be executed. After CS# is driven high, the self-timed Sector Erase instruction will commence for a time duration of tse (See AC Characteristics). While the Sector Erase cycle is in progress, the Read Status Register instruction may still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the Sector Erase cycle and becomes a 0 when the cycle is finished and the device is ready to accept other instructions again. After the Sector Erase cycle has finished the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Sector Erase instruction will not be executed if the addressed page is protected by the Block Protect (BP3, BP2, BP1, and BP0) bits (see Status Register Memory Protection table).



Figure 7.8 Sector Erase Instruction Sequence Diagram



# 7.9. Block Erase (BE) (D8h) and Half Block Erase (52h)

The Block Erase instruction sets all memory within a specified block (64K-bytes) or half block (32K-bytes) to the erased state of all 1s (FFh). A Write Enable instruction must be executed before the device will accept the Block Erase Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the CS# pin low and shifting the instruction code "D8h" or "52h" followed a 24-bit block address (A23-A0). The Block Erase instruction sequence is shown in figure 7.9.

The CS# pin must be driven high after the eighth bit of the last byte has been latched. If this is not done the Block Erase instruction will not be executed. After CS# is driven high, the self-timed Block Erase instruction will commence for a time duration of tbe (See AC Characteristics). While the Block Erase cycle is in progress, the Read Status Register instruction may still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the Block Erase cycle and becomes a 0 when the cycle is finished and the device is ready to accept other instructions again. After the Block Erase cycle has finished the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Block Erase instruction will not be executed if the addressed page is protected by the Block Protect (BP3, BP2, BP1, and BP0) bits (see Status Register Memory Protection table).



Figure 7.9 Block Erase Instruction Sequence Diagram

#### 7.10. Chip Erase (CE) (C7h or 60h)

The Chip Erase instruction sets all memory within the device to the erased state of all 1s (FFh). A Write Enable instruction must be executed before the device will accept the Chip Erase Instruction (Status Register bit WEL must equal 1). The instruction is initiated by driving the CS# pin low and shifting the instruction code "C7h" or "60h". The Chip Erase instruction sequence is shown in figure 7.10.

The CS# pin must be driven high after the eighth bit has been latched. If this is not done the Chip Erase instruction will not be executed. After CS# is driven high, the self-timed Chip Erase instruction will commence for a time duration of t<sub>CE</sub> (See AC Characteristics). While the Chip Erase cycle is in progress, the Read Status Register instruction may still be accessed to check the status of the BUSY bit. The BUSY bit is a 1 during the Chip Erase cycle and becomes a 0 when finished and the device is ready to accept other instructions again. After the Chip Erase cycle has finished the Write Enable Latch (WEL) bit in the Status Register is cleared to 0. The Chip Erase instruction will not be executed if any page is protected by the Block Protect (BP3,BP2, BP1, and BP0) bits (see Status Register Memory Protection table).



Figure 7.10 Chip Erase Instruction Sequence Diagram



#### 7.11. Deep Power-down (DP) (B9h)

Although the standby current during normal operation is relatively low, standby current can be further reduced with the Power-down instruction. The lower power consumption makes the Power- down instruction especially useful for battery powered applications (See ICC1 and ICC2 in AC Characteristics). The instruction is initiated by driving the CS# pin low and shifting the instruction code "B9h" as shown in figure 7.11.

The CS# pin must be driven high after the eighth bit has been latched. If this is not done the Power-down instruction will not be executed. After CS# is driven high, the power-down state will enter within the time duration of top (See AC Characteristics). While in the power-down state only the Release from Power-down / Device ID instruction, which restores the device to normal operation, will be recognized. All other instructions are ignored. This includes the Read Status Register instruction, which is always available during normal operation. Ignoring all but one instruction makes the Power Down state a useful condition for securing maximum write protection. The device always powers-up in the normal operation with the standby current of ICC1.



Figure 7.11 Deep Power-down Instruction Sequence Diagram

#### 7.12. Release Power-down / Device ID (ABh)

The Release from Power-down / Device ID instruction is a multi-purpose instruction. It can be used to release the device from the power-down state, obtain the devices electronic identification (ID) number or do both.

To release the device from the power-down state, the instruction is issued by driving the CS# pin low, shifting the instruction code "ABh" and driving CS# high as shown in figure 7.12. After the time duration of  $t_{RES1}$  (See AC Characteristics) the device will resume normal operation and other instructions will be accepted. The CS# pin must remain high during the  $t_{RES1}$  time duration.

When used only to obtain the Device ID while not in the power-down state, the instruction is initiated by driving the CS# pin low and shifting the instruction code "ABh" followed by 3-dummy bytes. The Device ID bits are then shifted out on the falling edge of CLK with most significant bit (MSB) first as shown in figure 7.13. The Device ID value for the ZB25D40 is listed in Manufacturer and Device Identification table. The Device ID can be read continuously. The instruction is completed by driving CS# high.

When used to release the device from the power-down state and obtain the Device ID, the instruction is the same as previously described, and shown in figure 7.13, except that after CS# is driven high it must remain high for a time duration of t<sub>RES2</sub> (See AC Characteristics). After this time duration the device will resume normal operation and other instructions will be accepted. If the Release from Power-down / Device ID instruction is issued while an Erase, Program or Write cycle is in process (when BUSY equals 1) the instruction is ignored and will not have any effects on the current cycle.



Figure 7.12 Release Power-down Instruction Sequence





Figure 7.13 Release Power-down / Device ID Instruction Sequence Diagram

### 7.13. Read Manufacturer / Device ID (90h)

The Read Manufacturer/Device ID instruction is an alternative to the Release from Power-down/Device ID instruction that provides both the JEDEC assigned manufacturer ID and the specific device ID.

The Read Manufacturer/Device ID instruction is very similar to the Release from Power-down / Device ID instruction. The instruction is initiated by driving the CS# pin low and shifting the instruction code "90h" followed by a 24-bit address (A23-A0) of 000000h. After which, the Manufacturer ID and the Device ID are shifted out on the falling edge of CLK with most significant bit (MSB) first as shown in Figure 7.14. If the 24-bit address is initially set to 000001h the Device ID will be read first and then followed by the Manufacturer ID. The Manufacturer and Device IDs can be read continuously, alternating from one to the other. The command is completed by driving CS# high..



Figure 7.14 Read Manufacturer / Device ID Diagram

# 7.13. Read Identification (RDID) (9Fh)

For compatibility reasons, the ZB25D40 provides several instructions to electronically determine the identity of the device. The Read JEDEC ID instruction is compatible with the JEDEC standard for SPI compatible serial memories that was adopted in 2003.

The instruction is initiated by driving the CS# pin low and shifting the instruction code "9Fh". The JEDEC assigned Manufacturer ID byte and two Device ID bytes, Memory Type (ID15-ID8) and Capacity (ID7-ID0) are then shifted out on the falling edge of CLK with most significant bit (MSB) first as shown in figure 7.15. For memory type and capacity values refer to Manufacturer and Device Identification table.



Figure 7.15 Read JEDEC ID instruction Sequence Diagram



# 8. ELECTRICAL CHARACTERISTIC



Figure 8.1 Power-up Timing

Table 8.1 Power-up Timing

| PARAMETER                           | SYMBOL              | TY  |     |      |
|-------------------------------------|---------------------|-----|-----|------|
| TANAMETER                           | OT MIDOL            | MIN | MAX | UNIT |
| Vcc(min) to CS# Low                 | tVSL <sup>(1)</sup> | 10  | =   | μs   |
| Time Delay Before Write Instruction | tPUW <sup>(1)</sup> | 1   | 10  | ms   |
| Write Inhibit Threshold Voltage     | VWI <sup>(1)</sup>  | 1   | 2   | V    |

#### Notes:

- (1) The parameters are characterized only.
- (2)  $V_{CC}$  (max.) is 3.6V and  $V_{CC}$  (min.) is 2.7V.

The device executes a Power-On Reset (POR) process until a time delay of tPUW has elapsed after the moment that  $V_{CC}$  rises above the VWI threshold. The device must not be selected (CS# to go high with  $V_{CC}$ ) until after (tVSL), i.e. no commands may be sent to the device until the end of tVSL.



#### 8.1. Absolute Maximum Ratings

Stresses above the values so mentioned above may cause permanent damage to the device. These values are for a stress rating only and do not imply that the device should be operated at conditions up to or above these values.

Table 8.2<sup>(1)</sup> Absolute Maximum Ratings

| PARAMETERS(2)                   | SYMBOL           | CONDITIONS                            | RANGE                        | UNIT     |
|---------------------------------|------------------|---------------------------------------|------------------------------|----------|
| Supply Voltage                  | Vcc              |                                       | -0.6 to +4.0                 | <b>V</b> |
| Voltage applied on any pin      | V <sub>IO</sub>  | Relative to Ground                    | -0.6 to V <sub>CC</sub> +0.4 | V        |
| Transient Voltage on any Pin    | V <sub>IOT</sub> | <20ns Transient Relative to<br>Ground | -2.0 to V <sub>CC</sub> +2.0 | V        |
| Storage Temperature             | T <sub>STG</sub> |                                       | -65 to +150                  | ℃        |
| Lead Temperature                | $T_LEAD$         |                                       | See Note(3)                  | °C       |
| Electrostatic Discharge Voltage | V <sub>ESD</sub> | Human Body Model <sup>(4)</sup>       | -2000 to +2000               | V        |

#### Notes:

- (1) Specification for ZB25D40 is preliminary. See preliminary designation at the end of this document.
- (2) This device has been designed and tested for the specified operation ranges. Proper operation outside of these levels is not guaranteed. Exposure to absolute maximum ratings may affect device reliability. Exposure beyond absolute maximum ratings may cause permanent damage.
- (3) Compliant with JEDEC Standard J-STD-20C for small body Sn-Pb or Pb-free (Green) assembly and the European directive on restrictions on hazardous substances (RoHS) 2002/95/EU.
- (4) JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 ohms, R2=500 ohms).

### 8.2. Recommended Operating Ranges:

Table 8.3 Recommended Operating Ranges

| Table of Troop.                   |                                |                                              |     |      |     |  |
|-----------------------------------|--------------------------------|----------------------------------------------|-----|------|-----|--|
| PARAMETER                         | SYMBOL                         | CONDITIONS                                   | SI  | UNIT |     |  |
| PARAMETER                         | STMBOL                         |                                              | MIN | MAX  | ONT |  |
| Supply Voltage                    | V <sub>cc</sub> <sup>(1)</sup> | F <sub>R</sub> =100MHz,f <sub>R</sub> =55MHz | 2.7 | 3.6  | V   |  |
| Ambient Temperature,<br>Operating | T <sub>A</sub>                 | Industrial                                   | -40 | +85  | °C  |  |

#### Notes:

(1) Recommended Operating Ranges define those limits between which the functionality of the device is guaranteed.



# 8.3. DC Characteristics

Table 8.4 DC Characteristics

|                     |                                                     |                                                            |                       | SPEC |                      |      |
|---------------------|-----------------------------------------------------|------------------------------------------------------------|-----------------------|------|----------------------|------|
| SYMBOL              | PARAMETER                                           | CONDITIONS                                                 | MIN                   | TYP  | MAX                  | UNIT |
| CIN <sup>(1)</sup>  | Input Capacitance                                   | $VIN = 0V^{(2)}$                                           |                       |      | 6                    | pF   |
| COUT <sup>(1)</sup> | Output Capacitance                                  | $VOUT = 0V^{(2)}$                                          |                       |      | 8                    | pF   |
| ILI                 | Input Leakage                                       |                                                            |                       |      | ±2                   | μA   |
| ILO                 | I/O Leakage                                         |                                                            |                       |      | ±2                   | μA   |
| ICC1                | Standby Current                                     | $CS\# = V_{CC}, VIN=$<br>GND or $V_{CC}$                   |                       | 12   | 15                   | μΑ   |
| ICC2                | Power-down Current                                  | $CS\# = V_{CC}, VIN=$<br>GND or $V_{CC}$                   |                       | 2    | 5                    | μА   |
| ICC3                | Current Read Data /<br>Dual Output Read<br>33MHz(2) | C = 0.1 V <sub>CC</sub> / 0.9<br>V <sub>CC</sub> DO = Open |                       | 6/7  | 9/10                 | mA   |
| ICC3                | Current Read Data /<br>Dual Output Read<br>85MHz(2) | C = 0.1 V <sub>CC</sub> / 0.9<br>V <sub>CC</sub> DO = Open |                       | 9/10 | 13/15                | mA   |
| ICC4                | Current Page<br>Program                             | CS# = V <sub>CC</sub>                                      |                       |      | 10                   | mA   |
| ICC5                | Current Write Status<br>Register                    | CS# = V <sub>CC</sub>                                      |                       |      | 10                   | mA   |
| ICC6                | Current Sector/Block<br>Erase                       | CS# = V <sub>CC</sub>                                      |                       |      | 10                   | mA   |
| ICC7                | Current Chip Erase                                  | CS# = V <sub>CC</sub>                                      |                       |      | 10                   | mA   |
| VIL                 | Input Low Voltage                                   |                                                            | - 0.5                 |      | V <sub>cc</sub> ×0.2 | V    |
| VIH                 | Input High Voltage                                  |                                                            | V <sub>cc</sub> ×0.7  |      | V <sub>CC</sub> +0.4 | V    |
| VOL                 | Output Low Voltage                                  | IOL = 1.6 mA                                               | V <sub>SS</sub>       |      | 0.4                  | V    |
| VOH                 | Output High Voltage                                 | IOH = - 100 μA                                             | V <sub>CC</sub> - 0.2 |      | $V_{CC}$             | V    |

- (1) Tested on sample basis and specified through design and characterization data. T<sub>A</sub>=25° C, V<sub>CC</sub>=3V. (2) Checker Board Pattern.

# 8.4. AC Measurement Conditions

Table 8.5 AC Measurement Conditions

| Symbol | PARAMETER                        | Min.                                     | Max. | Unit |
|--------|----------------------------------|------------------------------------------|------|------|
| CL     | Load Capacitance                 |                                          | 30   | pF   |
| TR, TF | Input Rise and Fall Times        |                                          | 5    | ns   |
| VIN    | Input Pulse Voltages             | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> |      | V    |
| VtIN   | Input Timing Reference Voltages  | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> |      | V    |
| VtON   | Output Timing Reference Voltages | $0.5  V_{CC}$ to $0.5  V_{CC}$           |      | V    |





#### 8.5. AC Electrical Characteristics

Table 8.6 AC Electrical Characteristics

| SYMBOL                                               | ALT              | Parameter                                                                              | SPEC   |      |     |      |
|------------------------------------------------------|------------------|----------------------------------------------------------------------------------------|--------|------|-----|------|
|                                                      |                  |                                                                                        | MIN    | TYP  | MAX | UNIT |
| F <sub>R</sub>                                       | f <sub>C</sub>   | Clock frequency for all instructions except Read Data (03h), 2.7V-3.6V V <sub>CC</sub> | D.C.   |      | 100 | MHz  |
| f <sub>R</sub>                                       |                  | Clock frequency for Read Data instruction (03h)                                        | D.C.   |      | 55  | MHz  |
| t <sub>CLH</sub> , t <sub>CLL</sub> <sup>(1)</sup>   |                  | Clock High, Low Time for all instructions except Read Data (03h)                       | 4      |      |     | ns   |
| t <sub>CRLH</sub> , t <sub>CRLL</sub> <sup>(1)</sup> |                  | Clock High, Low Time for Read Data (03h) instruction                                   | 4      |      |     | ns   |
| t <sub>CLCH</sub> <sup>(2)</sup>                     |                  | Clock Rise Time peak to peak                                                           | 0.1    |      |     | V/ns |
| t <sub>CHCL</sub> (2)                                |                  | Clock Fall Time peak to peak                                                           | 0.1    | · ·  |     | V/ns |
| t <sub>SLCH</sub>                                    | t <sub>CSS</sub> | CS# Active Setup Time relative to CLK                                                  | 5      |      |     | ns   |
| t <sub>CHSL</sub>                                    |                  | CS# Not Active Hold Time relative to CLK                                               | 5      |      |     | ns   |
| t <sub>DVCH</sub>                                    | t <sub>DSU</sub> | Data In Setup Time                                                                     | 2      |      |     | ns   |
| t <sub>CHDX</sub>                                    | $t_DH$           | Data In Hold Time                                                                      | 5      |      |     | ns   |
| t <sub>CHSH</sub>                                    |                  | CS# Active Hold Time relative to CLK                                                   | 5      |      |     | ns   |
| t <sub>shch</sub>                                    |                  | CS# Not Active Setup Time relative to CLK                                              | 5      |      |     | ns   |
| t <sub>SHSL</sub>                                    | t <sub>CSH</sub> | CS# Deselect Time (for Array Read Array Read / Erase or Program Read Status Register)  | 40/130 |      |     | ns   |
| t <sub>SHQZ</sub> (2)                                | t <sub>DIS</sub> | Output Disable Time                                                                    |        |      | 7   | ns   |
| t <sub>CLQV</sub>                                    | $t_V$            | Clock Low to Output Valid 2.7V- 3.6V                                                   |        |      | 7   | ns   |
| t <sub>CLQX</sub>                                    | t <sub>HO</sub>  | Output Hold Time                                                                       | 2      |      |     | ns   |
| t <sub>WHSL</sub> (3)                                |                  | Write Protect Setup Time Before CS# Low                                                | 20     |      |     | ns   |
| t <sub>SHWL</sub> (3)                                |                  | Write Protect Hold Time After CS# High                                                 | 100    |      |     | ns   |
| t <sub>DP</sub> <sup>(2)</sup>                       |                  | CS# High to Power-down Mode                                                            |        |      | 3   | us   |
| t <sub>RES1</sub> (2)                                |                  | CS# High to Standby Mode without Electronic Signature Read                             |        |      | 8   | us   |
| t <sub>RES2</sub> (2)                                |                  | CS# High to Standby Mode with<br>Electronic Signature Read                             |        |      | 8   | us   |
| t <sub>W</sub>                                       |                  | Write Status Register Time                                                             |        | 4    | 120 | ms   |
| t <sub>PP</sub>                                      |                  | Page Program Time                                                                      |        | 0.5  | 1   | ms   |
| t <sub>SE</sub>                                      |                  | Sector Erase Time (4KB)                                                                |        | 40   | 200 | ms   |
| t <sub>BE</sub>                                      |                  | Block Erase Time (64KB)                                                                |        | 0.25 | 2   | S    |
| t <sub>CE</sub>                                      |                  | Chip Erase Time                                                                        |        | 2    | 8   | S    |

<sup>(1)</sup> Clock high + Clock low must be less than or equal to 1/f<sub>C</sub>.

(2) Value guaranteed by design and/or characterization, not 100% tested in production.

(3) Only applicable as a constraint for a Write Status Register instruction when Sector Protect Bit is set to 1. 4, For multiple bytes after first byte within a page, t<sub>BPN</sub> = t<sub>BP1</sub> + t<sub>BP2</sub> \* N (typical) and t<sub>BPN</sub> = t<sub>BP1</sub> + t<sub>BP2</sub> \* N (max), where N = number of bytes programmed.





\*DIO IS AN OUTPUT ONLY FOR THE FAST READ DUAL OUTPUT INSTRUCTIONS (3BH)

Figure 8.3 Serial Output Timing



Figure 8.4 Input Timing



# 9. PACKAGE MECHANICAL

# 9.1. 8-Pin SOIC 150-mil



# 9.2. 8-Pin SOIC 208-mil





# 9.3. 8-Contact WSON (6x5mm)



# 9.4. 8-Contact DFN (2x3mm)



0.10

ccc



# 9.5. 8-Pin PDIP 300-mil





# 9.6. FAB024 24-Ball BGA



# 9.7. FAC024 24-Ball BGA Package





# **REVISION LIST**

| Version No. | Description                                      | Date                      |
|-------------|--------------------------------------------------|---------------------------|
| Α           | Initial Release                                  | 2016/06/22                |
| В           | Change Table 8.6                                 | 2017/01/12                |
| С           | Change Features and Figure 1                     | 2017/02/10                |
| D           | Change 6.3 Status Register                       | 2017/04/28                |
| E           | Change AC Characteristics                        | 2017/05/16                |
| F           | Change write protect mode description at page13. | 2017/0 <mark>5/2</mark> 5 |
| G           | Add DFN package.                                 | 2017/08/07                |

